# **Influence of the polymer dielectric characteristics on the performance of a quaterthiophene organic field-effect transistor**

K. N. NARAYANAN UNNI\*, SYLVIE DABOS-SEIGNON, JEAN-MICHEL NUNZI Laboratoire des Proprietés Optiques des Matériaux et Applications, UMR CNRS 6136, Université Angers, 2 Bd. Lavoisier, 49045 Angers Cedex, France E-mail: unni@sciences.univ-angers.fr

**Published online:** 12 January 2006

Organic field-effect transistors were fabricated with quaterthiophene as the active material and various polymeric dielectrics as the gate insulator. The conduction parameters such as mobility, threshold voltage, subthreshold swing, the maximum density of surface states etc. were found out. The performances of the devices were compared with respect to the dielectric constant, thickness and surface morphology of the gate insulator and the leakage current through the gate. Out of the three dielectrics investigated viz. parylene-C, cyanoethylpullulan and poly(methylmethacrylate); parylene-C was found to be best suited for applications in organic FETs. © *2006 Springer Science* + Business Media, Inc.

## **1. Introduction**

Research on organic field effect transistors (OFET) has been rapidly growing in recent years. They are potential candidates for use in a wide range of applications in low cost and large area electronics [\[1\]](#page-4-0). Low process temperature of these devices may pave way for organic FETs to be integrated on inexpensive plastic substrates. The prospect of flexible, unbreakable, extremely low weight flat panel displays at low cost has spurred significant commercial interest. However, despite the considerable progress made in recent years, achieving high carrier mobilities with organic semiconductors remains inherently difficult. The formation of electronic bands is very limited and therefore the highest mobilities are in the range  $1-3$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>  $[1-3]$  $[1-3]$ . Efforts to increase the mobility limits have been focussed on the development of better semiconductor materials and understanding their morphology and mechanism of charge transport. Nevertheless it has been noticed that the interaction between the insulator and the semiconducting materials plays an important role in the carrier transport because the morphology of the thin interfacial region is likely to be different from the bulk and the interface has been found to affect the ordering [\[4–](#page-4-2)[7\]](#page-4-3). Though certain organic dielectrics have been employed as gate materials, most of the studies on organic FETs are still made with  $SiO<sub>2</sub>$  as the gate dielectric. However to realize low cost and large area electronics, using organic semiconductors,

it is highly desirable that  $SiO<sub>2</sub>$  may be substituted with an organic dielectric. In this paper, we evaluate the performance of three organic dielectrics, namely cyanoethylpullulan (CyEP), poly(methylmethacrylate) (PMMA), and parylene-C in an organic FET with quaterthiophene (4T) as a model active material.

 $\alpha$ -oligothiophenes (nT, where n denotes the number of thiophene units) and in particular quaterthiophene (4T) and sexithiophene (6T) have recently received considerable attention as promising organic semiconducting materials [\[8\]](#page-4-4). The electrical, optical and structural properties of 4T has been extensively studied for a better comprehension of optical and electrical properties of conducting polythiophenes [\[9](#page-4-5)[–11\]](#page-4-6).

### **2. Experimental**

Indium Tin Oxide (ITO) coated glass slides (Merck,  $R_s$ <15  $\Omega/\gamma$ ) were used as the substrates. The ITO was selectively etched to form the electrical contacts for the gate dielectric and contacts for the source and drain electrodes. The patterned substrates were carefully cleaned using several rounds of ultrasonic rinsing in dilute detergent, deionized water, ethyl alcohol, and acetone. After drying in a flow of nitrogen, the substrates were baked in an oven for one hour at 100◦C. UV-ozone cleaning for 10 min was performed just before the fabrication of the devices. PMMA was deposited from a solution of toluene

<sup>∗</sup>Author to whom all correspondence should be addressed.

<span id="page-0-0"></span><sup>0022-2461</sup> -C *2006 Springer Science* + *Business Media, Inc.* DOI: 10.1007/s10853-005-2331-y 317

<span id="page-1-0"></span>

*Figure 1* Schematic diagram of the quaterthiophene FET used in this study.

and the film was annealed at 180◦C for two hours. The concentration was 100 mg/ml. CyEP was deposited by spin coating from a solution of acetonitrile and N, N, dimethylformamide (DMF) (1:1). The concentration was 60 mg/ml. The films were annealed at  $100^{\circ}$ C for one hour in an oven. Parylene-C was deposited by vacuum evaporation of di-para-xylylene in a Para Tech parylene coating equipment. In this process, the dimer is converted into a gaseous monomer that condenses and polymerizes on substrates at room temperature. Quaterthiophene (obtained from Aldrich) was evaporated onto the polymer films using a thermal evaporation plant attached to a MBRAUN 200B glove box. The deposition was performed under a pressure of ca.  $10^{-6}$  mb and at a rate of 0.1–0.2 nm per second, monitored by an Edwards FTM 7 quartz oscillator. The thickness of the 4T films was 100 nm. To complete the FET structure, gold source and drain electrodes were deposited over the 4T layer using a shadow mask under a pressure of 10<sup>−</sup><sup>6</sup> mb and at a rate of 0.01–0.02 nm per second. The gold electrodes had a thickness of 50 nm. The channel length was 120  $\mu$ m and the channel width was 5 mm. During all the evaporations, the substrates were held at room temperature. A schematic representation of our device is given in Fig. [1.](#page-1-0)

The electrical characterization of the devices was done in Ar atmosphere inside the glove box, without the devices being exposed to the air. A combination of a Keithley 2400 SMU and a Keithley 236 SMU was used to study the FET characteristics. Atomic Force microscope (AFM) images of insulator film surfaces (over ITO) were recorded in contact mode on a PICOAFM scanner (Molecular imaging Inc.). The capacitance values of the dielectric films were determined by a Solartron 1250 frequency response analyzer and a Solartron 1286 electrochemical interface, by employing a sandwich structure of the film with evaporated Al electrodes. The thickness of the 4T film and the dielectric films were measured by a Talystep 223-7 stylus profilometer.

#### **3. Results and discussion**

The transistor characteristics of the quaterthiophene FETs fabricated with the three dielectrics PMMA, CyEP and parylene-C are shown in Fig. [2.](#page-1-1) The saturated drain cur-

<span id="page-1-1"></span>

*Figure 2* Transistor characteristics of the quaterthiophene FETs fabricated using the different dielectrics: PMMA, CyEP, Parylene-C.

rent  $I_{d, sat}$  is given by [\[12\]](#page-4-7)

$$
I_{d, \text{sat}} = \frac{W}{2L} C_i \mu_{\text{FE}} (V_g - V_t)^2
$$
 (1)

where  $W$  is the width of the channel,  $L$  is the length of the channel,  $C_i$  is the capacitance of the insulator layer per unit area,  $\mu$ <sub>FE</sub> is the field effect mobility,  $V_g$  is the gate voltage and  $V_t$ , the threshold voltage.  $V_t$  accounts for various voltage shifts across the insulator–semiconductor interface, namely work function difference between the gate and the semiconductor, fixed charges in the insulator, and the bulk conductivity of the semiconductor [\[13\]](#page-4-8). The field effect mobility  $\mu$ <sub>FE</sub> can be estimated from the slope of a plot between  $|I_{d,\text{sat}}|^{0.5}$  *vs.*  $V_g$ . The extrapolated xintercept of this plot yields the value of the threshold voltage. The respective plots are given in Fig. [3.](#page-2-0)

The small positive current at  $V_d = 0$ , which increases with  $V_g$  is due to the leakage between source-drain and gate electrodes through the insulating layer [\[14\]](#page-4-9). This current comes from leakages outside the channel of the transistor. The leakage current starts from the gate, passes through the insulator and comes back to the grounded source via the drain. It forms a current that flows even at

<span id="page-2-0"></span>

<span id="page-2-1"></span>*Figure 3* Plots of  $|I_{d,\text{sat}}|^{0.5}$  *vs.*  $V_g$  for the quaterthiophene FETs fabricated using the different dielectrics PMMA, CyEP, Parylene-C.



*Figure 4* Plot of variation of  $I_{ds, \text{leakage}}$  *vs.*  $V_g$  for the quaterthiophene FETs fabricated using the different dielectrics PMMA, CyEP, Parylene-C.

zero drain voltage, in the direction from drain to source. That is why the sign of this current is opposite to that of the "normal" drain current. This is detrimental to the transistor performance. By using proper patterning of the gate electrode, or of the semiconductor channel, we can control this leakage. However this gives a measure of the quality of an organic dielectric to be used as a gate di-

<span id="page-2-3"></span>

*Figure 5* Transfer characteristics of the quaterthiophene FETs fabricated using the different dielectrics PMMA, CyEP, Parylene-C.

electric in a FET. Fig. [4](#page-2-1) gives the variation of this leakage current with  $V_g$  for all the three devices.

The channel conductivity  $\sigma$  can be estimated from the plot of  $I_d$  *vs.*  $V_d$  at zero gate voltage. Alternatively,

<span id="page-2-2"></span>
$$
\sigma = N_p q \mu_{\rm FE} \tag{2}
$$

where  $N_p$  is the concentration of charge carriers and  $q$  is the electronic charge. [Equation 2](#page-2-2) can be used to deduce the carrier concentration. Fig. [5](#page-2-3) shows the transfer characteristic of the device from which we can calculate the inverse subthreshold slope *S*, given by

$$
S = \left[\frac{d \log(I_d)}{dV_g}\right]^{-1} \tag{3}
$$

Further analysis is possible from the subthreshold slope calculation. The maximum number of interface traps present can be calculated using [Equation 4;](#page-2-4) assuming that the densities of deep bulk states and interface states are independent of energy [\[15\]](#page-4-10).

<span id="page-2-4"></span>
$$
N_{ss}^{\max} = \left[\frac{S \cdot \log(e)}{\mathrm{kT}/q} - 1\right] \frac{C_i}{q} \tag{4}
$$

where  $N_{ss}^{\text{max}}$  is the maximum number of interface states,  $k$ is the boltzman constant and *T* is the absolute temperature.

Fig. [6](#page-3-0) shows the AFM images of the three insulator surfaces. The rms value of the surface roughness is found out in each case. In fact the surface roughness of the base ITO film critically influences the performance of the device fabricated upon it  $[16]$ . However this is not expected to play an important role in our devices since the dielectric films are all reasonably thick. Table [I](#page-3-1) gives the values of dielectric constant  $(\varepsilon)$ , thickness  $(d)$ ,  $C_i$ and surface roughness (*r*) for the three insulator films. Table [II](#page-4-12) gives the values of  $\mu_{\text{FE}}$ ,  $V_t$ ,  $\sigma$ ,  $N_p$ , S and  $N_{ss}^{\text{max}}$ for the quaterthiophene FETs fabricated using these three insulator films.

<span id="page-3-0"></span>

*Figure 6* AFM images of the surface of the different dielectric films on ITO.

<span id="page-3-1"></span>TABLE I Tabulation of the dielectric constant  $(\varepsilon)$ , thickness  $(d)$ , capacitance per unit area  $(C_i)$  and RMS value of surface roughness  $(r)$  of each insulator film used in this study

| Dielectric  | Dielectric<br>Constant $(\varepsilon)$ | Thickness<br>$(\mu m)$ | $C_i$ (nFcm <sup>-2</sup> ) | RMS surface<br>roughness $(\AA)$ |
|-------------|----------------------------------------|------------------------|-----------------------------|----------------------------------|
| <b>PMMA</b> | 3.6                                    | 0.9                    |                             |                                  |
| CvEP        | 18.5                                   | 0.9                    | 20                          | 28                               |
| Parylene-C  | 3.2                                    | 0.6                    |                             | 48                               |

The PMMA device has the highest leakage current, amounting to hundreds of nanoamperes. This leakage is detrimental to the transistor performance because it prevents the device from reaching the high drain currents. The dielectric constant of PMMA is 3.6, which is also not favorable for high mobility. However the PMMA forms a very smooth film with roughness of only 4 Å. This helps the ordered growth of the semiconductor as can be seen from the comparatively better conductivity, and as a result, a good mobility value of  $2.9 \times 10^{-3}$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> is obtained. The inverse subthreshold swing is 11 V/dec and the maximum density of surface states derived from [Equation 4](#page-2-4) is  $4.7 \times 10^{12}$  eV<sup>-1</sup> cm<sup>-2</sup>.

The behavior of the CyEP device is rather complicated. Its low mobility value  $(0.8 \times 10^{-3} \text{ cm}^2 \text{V}^{-1} \text{ s}^{-1})$  compared to the other two devices is a direct result of many competing mechanisms. CyEP has a high dielectric constant, 18.5 [\[14\]](#page-4-9). However the device has an appreciable leakage through the gate. A disadvantage of the high dielectric constant materials is the energetic disorder due to the localized states because of high dipolar disorder. The insulator is not only capable of affecting the morphology of the semiconductor layer, but can also change the density of states by local polarization effects. Carrier localization is enhanced by insulators with large permittivities, due to the random dipole field present at the interface [\[17\]](#page-5-0). The high dielectric constant of CyEP results from the presence of pendent groups with high dipolar moment. The surface roughness clearly helps increase the disorder, and affects the uniform growth of the semiconductor. As a result of all these mechanisms, the CyEP device exhibits a low mobility. The high subthreshold swing of 18 V/dec leads to a high interfacial trap density of  $3.9 \times 10^{13}$  eV<sup>-1</sup> cm<sup>-2</sup>. We note that high mobility values have been reported for  $\alpha$ -sexithienylene FET with CyEP as gate dielectric [\[14,](#page-4-9) [18\]](#page-5-1). But in those cases the thickness of the gate insulator was very high, ranging to several micrometers. However such very thick films are not useful for the envisioned applications for organic thin film transistors in large area electronics.

The parylene-C device has the highest mobility of 6.1 × 10<sup>-3</sup> cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. The deposition process of parylene yields a robust and pinhole free film. Therefore it has the lowest leakage current and consequently the highest drain currents. Its highly rough surface hinders the ordered growth of the semiconductor, leading to low conductivity. Also in the present study, parylene had a lower thickness than the other two dielectric layers.

<span id="page-4-12"></span>TABLE II Tabulation of field-effect mobility ( $\mu$ <sub>FE</sub>), threshold voltage (*V<sub>t</sub>*), conductivity ( $\sigma$ ), hole concentration (*N<sub>p</sub>*), subthreshold swing(*S*) and maximum density of interfacial states( $N_{ss}^{max}$ ) for the quaterthiophene FETs fabricated using the different dielectrics

| Dielectric  | $\mu$ FE $\times$ 10 <sup>-3</sup><br>$\rm cm^2 V^{-1} s^{-1}$ | $V_t$ (V) | $\sigma \times 10^{-7}$<br>$(\Omega^{-1}$ cm <sup>-1</sup> ) | $Np \times 10^{15}$<br>$\rm (cm^{-3})$ | S (V/dec) | $N_{ss}$ <sup>max</sup> $\times 10^{12}$<br>$(eV^{-1}$ cm <sup>-2</sup> ) |
|-------------|----------------------------------------------------------------|-----------|--------------------------------------------------------------|----------------------------------------|-----------|---------------------------------------------------------------------------|
| <b>PMMA</b> | 2.90                                                           | $-8.5$    | 5.6                                                          | 1.22                                   |           | 4.7                                                                       |
| CyEP        | 0.80                                                           | $-9.0$    | 2.9                                                          | 2.38                                   | 18        | 39.0                                                                      |
| Parylene-C  | 6.08                                                           | $-10.0$   | 1.1                                                          | 0.12                                   |           | 3.7                                                                       |

<span id="page-4-13"></span>

*Figure 7* Transfer characteristics (normalized to the charge) of the quaterthiophene FETs fabricated using the different dielectrics PMMA, CyEP, Parylene-C.

A reduction in insulator thickness leads to an increase in the gate field *E* and the charge per unit area on the semiconductor side of the insulator [\[19\]](#page-5-2). It may be noted that the value of mobility for the parylene device is among the best so far reported for quaterthiophene [\[20](#page-5-3)[–22\]](#page-5-4). This device exhibited the lowest subthreshold swing of 7 V/dec and consequently the lowest interfacial trap density,  $3.7 \times 10^{12}$  eV<sup>-1</sup>cm<sup>-2</sup>. The low polarity of parylene helps decrease the energetic disorder at the insulator-semiconductor interface, by decreasing the localized states due to the dipolar disorder [\[16\]](#page-4-11).

To compare the performance of devices using gate dielectrics with different dielectric constants, normalization of the transfer characteristics to charge is required. The electrical charge  $Q_i$  induced by the gate insulator at the semiconductor-insulator interface in  $C/cm^2$  is given by

$$
Q_i = C_i V_s \tag{5}
$$

Fig. [7](#page-4-13) shows the  $I_d$  *vs.*  $Q_i$  plots at  $V_d = -15$  V. The plots do not collapse on one another. It means that the performance of the 4T FETs with different dielectrics are mainly controlled by the quality of the dielectricsemiconductor interface.

## **4. Conclusions**

We have investigated the performance of 4T FETs with three different gate dielectrics. The surface morphology, leakage currents, and the dielectric constant of the insulator film are crucial in the performance of the OFET. Of all the three insulators studied, parylene-C is found to be best suited for a gate dielectric in an OFET. The impressive performance of this device is attributed to its low leakage current and low energetic disorder at the semiconductor-insulator interface due to the low polarity. Modification of the surface and fabrication of thinner films of parylene would ensure better performance of these devices.

#### **Acknowledgments**

The authors thank Mr. Kjell Askerfalk, Para Tech Coating Scandinavia AB, Sweden for his help for parylene deposition.

#### **References**

- 1. C. D. DIMITRAKOPOULOS and P. R. L. MALENFANT, *Adv. Mater.* **14** (2002) 99.
- <span id="page-4-0"></span>2. V. Y. BUTKO, X. CHI, D. V. LANG and A. P. RAMIREZ, *Appl. Phys. Lett.* **83** (2003) 4773.
- 3. H. KLAUK, M. HALIK, U. ZSCHIESCHANG, G. SCHMID, W. RADLIK and W. WEBER, *J. Appl. Phys.* **92** (2002) 5259.
- <span id="page-4-1"></span>4. H. SIRRINGHAUS , N. TESLER and R. H. FRIEND, *Science* **280** (1998) 1741.
- <span id="page-4-2"></span>5. H. SIRRINGHAUS, P. J. BROWN, R. H. FRIEND, M. M. NIELSEN, K. BECHGAARD, B. M. W. LANGEVELD-VOIS, A. J. H. SPIERING, R. A. JANSSEN, E. W. MEIJER, P. T. HERWIG and D. M. DE LEEUW, *Nature* **401** (1999) 685.
- 6. J. COLLET, O. THARAUD, C. LEGRAND, A. CHAPOTON and D. VUILLAUME, *Mater. Res. Soc. Symp. Proc.* **488** (1998) 407.
- 7. R. PARASHKOV, E. BECKER, G. GINEV, T. RIEDL, H.-H. JOHANNES and W. KOWALSKY, *J. Appl. Phys.* 95 (2004) 1594.
- <span id="page-4-3"></span>8. H. E. KATZ, A. DODABALAPUR and Z. BAO, in "Handbook of oligo and polythiophenes" edited by D. FICHOU (Wiley VCH, Weinheim, 1999) p. 459ff.
- <span id="page-4-5"></span><span id="page-4-4"></span>9. F. GARNIER, *Chem. Phys.* **227** (1998) 253.
- 10. S. TRABATTONI, S. LAERA, R. MENA, A. PAPAGANI and A. SASSELLA, *J Mater. Chem.* **14** (2004) 171.
- 11. W. A. SCHOONVELD, R. W. STOK, J. W. WEIJTMANS, J. VRIJMOETH, J. WILDEMAN and T. M. KLAPWIJK, *Synth. Met.* **84** (1997) 583.
- <span id="page-4-6"></span>12. G. HOROWITZ, *Adv. Mater.* **10** (1998) 365.
- <span id="page-4-7"></span>13. G. HOROWITZ, R. HAJLAOUI, H. BOUCHRIHA, R. BOURGUIGA and M. HAJLAOUI, *ibid.* **10** (1998) 923.
- <span id="page-4-8"></span>14. X. PENG, G. HOROWITZ, D. FICHOU and F. GARNIER, *Appl. Phys. Lett.* **57** (1990) 2013.
- <span id="page-4-9"></span>15. A. ROLLAND, J. RICHARD, J.-P. KLEIDER and D. MENCARAGLIA, *J. Electrochem. Soc.* **140** (1993) 3679
- <span id="page-4-11"></span><span id="page-4-10"></span>16. C. H. JONDA, A. B. R. MAYER, U. STOLZ, A. ELSCHNER and A. KARBACH, *J. Mater. Sci.* **35** (2000) 5645.
- 17. J. VERES, S. D. OGIER, S. W. LEEMING, D. C. CUPERTINO and S . M. KHAFFAF , *Adv. Funct. Mater.* **13** (2003) 199.
- <span id="page-5-0"></span>18. F. GARNIER, G. HOROWITZ, X. PENG and D. FICHOU, *Adv. Mater.* **2** (1990) 592.
- <span id="page-5-1"></span>19. C. D. DIMITRAKOPOULOS, S. PURUSHOTHAMAN, J. KYMISSIS, A. CALLEGARI and J. M. SHAW, *Science* 283 (1999) 822.
- <span id="page-5-2"></span>20. R. HAJLAOUI, G. HOROWITZ, F. GARNIER, A. A. BROUCHET, L. LAIGRE, A. EL KASSMI, F.

DEMANZE and F. KOUKI, *Adv. Mater.* **9** (1997) 389.

- <span id="page-5-3"></span>21. H. E. KATZ, L. TORSI and A. DODABALAPUR, *Chem. Mater.* **7** (1995) 2235.
- <span id="page-5-4"></span>22. C. VIDELOT, J. ACKERMANN, A. E. KASSMI and P. R AY NA L, *Thin Solid Films* **403/404** (2002) 380.

*Received 25 October 2004 and accepted 27 May 2005*